• English
  • Deutsch
  • Log In
    Password Login
    Have you forgotten your password?
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. A pseudo-complementary GaN-based gate driver with Reduced Static Losses
 
  • Details
  • Full
Options
2019
Conference Paper
Title

A pseudo-complementary GaN-based gate driver with Reduced Static Losses

Abstract
This work presents an approach of a normally-off gate driver with reduced static losses based on a n-channel GaNon-Si technology. The gate driver uses an additional GaN-based pseudo-complementary FET logic (PCFL) stage, which compensates the lack of complementary transistors by complementary logic signals. With this imitated CMOS behavior, static power losses are significantly reduced compared to a nMOS logic inverter. Simulations show that the addition PCFL buffer stage to a conventional driver stage (two nMOS logic inverter and final push-pull stage) enables an almost 10-fold reduction of static losses, while maintaining switching speed and area requirement. In addition, measurements of a PCFL stage illustrate low static power dissipation of < 2 mW. This buffer stage used in this concept enables gate driver losses of < 3.3 mW.
Author(s)
Basler, Michael  
Fraunhofer-Institut für Angewandte Festkörperphysik IAF  
Mönch, Stefan  orcid-logo
Fraunhofer-Institut für Angewandte Festkörperphysik IAF  
Reiner, Richard  
Fraunhofer-Institut für Angewandte Festkörperphysik IAF  
Waltereit, Patrick  
Fraunhofer-Institut für Angewandte Festkörperphysik IAF  
Quay, Rüdiger  orcid-logo
Fraunhofer-Institut für Angewandte Festkörperphysik IAF  
Kallfass, Ingmar
Institut of Robuste Power Semiconductor Systems
Ambacher, Oliver  
Fraunhofer-Institut für Angewandte Festkörperphysik IAF  
Mainwork
7th IEEE Workshop on Wide Bandgap Power Devices and Applications, WiPDA 2019  
Conference
Workshop on Wide Bandgap Power Devices and Applications (WiPDA) 2019  
DOI
10.1109/WiPDA46397.2019.8998895
Language
English
Fraunhofer-Institut für Angewandte Festkörperphysik IAF  
Keyword(s)
  • gallium nitride

  • HEMTs

  • E-Mode

  • D-Mode

  • integrated circuits

  • logic circuits

  • nMOS

  • driver circuits

  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024
OSZAR »